日本无吗无卡一区二区,国产精品亚洲精品日韩已满,精品国产亚洲av麻豆其其优勿 ,欧美极品另类ⅤIDEOSDE

  集成電路設(shè)計(jì)中心 企業(yè) 曙海集團(tuán)嵌入式 就業(yè)培訓(xùn)基地長(zhǎng)期班 就業(yè)培訓(xùn)基地長(zhǎng)期班

客戶(hù)常見(jiàn)疑問(wèn)解答 手機(jī)閱讀模式
嵌入式培訓(xùn)
嵌入式Linux就業(yè)班馬上開(kāi)課了 詳情點(diǎn)擊這兒

免費(fèi)報(bào)名電話(huà)薪水倍增計(jì)劃
上海:021-51875830
北京:010-51292078
深圳:4008699035
武漢:027-50767718
成都:4008699035
南京:4008699035
廣州:4008699035
西安:029-86699670
石家莊:4008699035
免費(fèi)報(bào)名電話(huà)
曙海研發(fā)與生產(chǎn)請(qǐng)參見(jiàn)網(wǎng)址:
www.shanghai66.cn 招賢納士
全英文授課課程(Training in English)
   
  首 頁(yè)  培訓(xùn)新動(dòng)態(tài)  課程介紹   培訓(xùn)報(bào)名  企業(yè)培訓(xùn)  付款方式   講師介紹   學(xué)員評(píng)價(jià)  關(guān)于我們  聯(lián)系我們  承接項(xiàng)目 開(kāi)發(fā)板商城  就業(yè)
嵌入式協(xié)處理器--FPGA
FPGA項(xiàng)目實(shí)戰(zhàn)系列課程----
嵌入式OS--4G手機(jī)操作系統(tǒng)
嵌入式協(xié)處理器--DSP
手機(jī)/網(wǎng)絡(luò)/動(dòng)漫游戲開(kāi)發(fā)
嵌入式OS-Linux
嵌入式CPU--ARM
嵌入式OS--WinCE
單片機(jī)培訓(xùn)
嵌入式硬件設(shè)計(jì)
Altium Designer Layout高速硬件設(shè)計(jì)
嵌入式OS--VxWorks
PowerPC嵌入式系統(tǒng)/編譯器優(yōu)化
PLC編程/變頻器/數(shù)控/人機(jī)界面 
開(kāi)發(fā)語(yǔ)言/數(shù)據(jù)庫(kù)/軟硬件測(cè)試
3G手機(jī)軟件測(cè)試、硬件測(cè)試
芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
云計(jì)算、物聯(lián)網(wǎng)
開(kāi)源操作系統(tǒng)Tiny OS開(kāi)發(fā)
小型機(jī)系統(tǒng)管理
其他類(lèi)
網(wǎng)頁(yè)在線(xiàn)聊天客服
南京網(wǎng)頁(yè)在線(xiàn)聊天客服
武漢網(wǎng)頁(yè)在線(xiàn)聊天客服
西安在線(xiàn)客服
廣州網(wǎng)頁(yè)在線(xiàn)聊天客服
沈陽(yáng)在線(xiàn)客服
鄭州在線(xiàn)客服
石家莊在線(xiàn)客服
QQ號(hào)  
shuhaipeixun
QQ號(hào)  
1299983702
  雙休日、節(jié)假日及晚上可致電值班電話(huà):021-51875830 值班手機(jī):15921673576/13918613812

值班QQ:shuhaipeixun

值班網(wǎng)頁(yè)在線(xiàn)客服,點(diǎn)擊交談:
 
網(wǎng)頁(yè)在線(xiàn)客服

 
公益培訓(xùn)通知與資料下載
企業(yè)招聘與人才推薦(免費(fèi))

合作企業(yè)新人才需求公告

◆招人、應(yīng)聘、人才合作,
請(qǐng)把需求發(fā)到officeoffice@126.com或
訪(fǎng)問(wèn)曙海旗下網(wǎng)站---
電子人才網(wǎng)
www.morning-sea.com.cn
合作伙伴與授權(quán)機(jī)構(gòu)
站點(diǎn)地圖
html5培訓(xùn) 嵌入式Linux培訓(xùn)長(zhǎng)期課程列表實(shí)踐課程電機(jī)控制培訓(xùn)電源設(shè)計(jì)培訓(xùn)模擬IC培訓(xùn)labview培訓(xùn)芯片設(shè)計(jì)培訓(xùn)SOC設(shè)計(jì)培訓(xùn)SOC培訓(xùn)集成電路培訓(xùn)版圖設(shè)計(jì)培訓(xùn)SOC設(shè)計(jì)培訓(xùn)
現(xiàn)代化的多媒體教室
曙海招聘啟示
 
      SOC芯片設(shè)計(jì)系列培訓(xùn)之DFT & Digital IC Testing
   入學(xué)要求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識(shí):
        ◆ 電路系統(tǒng)的基本概念。

   班級(jí)規(guī)模及環(huán)境--熱線(xiàn):4008699035 手機(jī):15921673576/13918613812( 微信同號(hào))
       堅(jiān)持小班授課,為保證培訓(xùn)效果,增加互動(dòng)環(huán)節(jié),每期人數(shù)限3到5人。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線(xiàn)白銀路站) 【深圳分部】:電影大廈(地鐵一號(hào)線(xiàn)大劇院站)/深圳大學(xué)成教院 【北京分部】:北京中山/福鑫大樓 【南京分部】:金港大廈(和燕路) 【武漢分部】:佳源大廈(高新二路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道) 【沈陽(yáng)分部】:沈陽(yáng)理工大學(xué)/六宅臻品 【鄭州分部】:鄭州大學(xué)/錦華大廈 【石家莊分部】:河北科技大學(xué)/瑞景大廈 【廣州分部】:廣糧大廈 【西安分部】:協(xié)同大廈
近開(kāi)課時(shí)間(周末班/連續(xù)班/晚班)
DFT培訓(xùn)班:2024年11月18日......(歡迎您垂詢(xún),視教育質(zhì)量為生命!)
   實(shí)驗(yàn)設(shè)備
     ☆資深工程師授課

        
        ☆注重質(zhì)量
        ☆邊講邊練

        ☆合格學(xué)員免費(fèi)推薦工作

        

        專(zhuān)注高端培訓(xùn)17年,曙海提供的課程得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力
        得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

        ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
   新優(yōu)惠
       ◆在讀學(xué)生憑學(xué)生證,可優(yōu)惠500元。
   質(zhì)量保障

        1、培訓(xùn)過(guò)程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽(tīng);
        2、課程完成后,授課老師留給學(xué)員手機(jī)和Email,保障培訓(xùn)效果,免費(fèi)提供半年的技術(shù)支持。
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。

          SOC芯片設(shè)計(jì)系列培訓(xùn)之DFT & Digital IC Testing
  • Outlines

    Testing Components: That’s All You Have To Do In Testing

    Briefly speaking, they consist of internal tests, which are normally DFT oriented, functional tests, parametric tests and environment tests. This section is going to talk about what they are and how they impact your testing life.

    ATE & IC Testing: Too Expensive to Ignore It

    What cause ATEs expensive are the precision, speed, memory, channels and integration of digital and analog test functionalities. What do the ATE specs mean to you? Topics include waveforms, strobes, PMU, cost estimation, breakeven point calculation, etc. How they associate with IC testing. Availability and specifications of ATEs limit your design flow, test strategy and time-to-market.

    Trend in ATE: structural tester, low cost tester. What they do and how they reduce your cost.

    Traditional Testing: More Challenges And Expensive

    Event driven and cycle based tests. How people develop the functional patterns for digital IC: verilog testbench to VCD. Advantages and disadvantages of functional tests. ATEs and functional tests. What are parametric tests? Open/short tests. IDD Test. Output voltage testing. Input leakage testing, Tristate leakage test. Wafer sorting. Testing Pies (overlap of different type of patterns detecting faults).

    Test Economics: My Managers’ Jobs
    Moore’s cycle. Test preparation (DFT logics, test-related silicon., pattern generation, pattern simulation, and tester program generation). Test execution (DUT card design, probe cards, temperature generator, handler, drier, production test time, IC debugging, ATE cost). Test escape cost. Defect level (Yield loss vs Test coverage). Diagnosis, Failure analysis. Cost of failure at different stages. Time-to-market, time-to-yield.

    Test cycle (test time) calculation.
    Test economics drives DFT technology, low cost DFT oriented tester and standard test program.

    DFT Technology

     

    --Scan and Faults: Cornerstone Of DFT technology
    Common scan types. Scan variations. How scan work? Scan in ATPG. Scan in BIST. Scan in Boundary scan. DC scan, AC scan (LOS, LOC). How defects are modeled? Fault types.

    --Test Synthesis: Key To High Test Coverage And Design Penalty
    Scan insertion. Partial scan, full scan. Scan assembly, chain balance, lockup latch placement. Dealing with the multiple phase clocks. Bottom up and top down test synthesis. How to deal with multiple types of scan cells. Test Synthesis rules.

    -- DRC rules: The Bridges To Success
    Clock rules, bus (bidi) rules, AVI rules, data traction rules, memory test rules, scan tracing rules.

    --ATPG and Pattern generation: Let Machine Do It??
    ATPG algorithm. Procedures. True beauty of fault simulation. How to fault simulation functional patterns in ATPG? Bus contention in pattern generation. Abort limit. Sequential ATPG.

    Pre-shift, post-shift, end-measurement. Strobe edges: where do I put them (give out an example)
    Fault collapsing. Why ATPG untestable, why DI, UU, TI, BL, RE etc. What’s the atpg? effectiveness? What’s the test coverage and fault coverage? How do you calculate the test coverage? How to increase the test coverage? On chip PLL testing (new method in ac scan). Z masking, padding. Scan cell mask, outputs mask in transition faults.

    --BIST: Pros And Cons
    Memory faults. Memory testing methods. Embedded memory testing, at-speed memory testing. Logic BIST structural, the benefits and the penalty. LBIST flow: phase shift, PRPG, MISR, x-bounding. At-speed logic BIST. ATPG top-up in logic BIST design.

    --Boundary Scan: Don’t Think It’s Too Simple
    Structure of Boundary scan. Can control Memory BIST, LBIST, ATPG (state machine analysis plus an example). Can do board testing (JTAG technology, Asset International). An example on atpg through boundary scan.

    --Pattern Optimization and Technology: Great Area to Hammer DFT
    Pattern compression during ATPG. Pattern ordering. EDT technology, DBIST, XDBIST (deterministic BIST). Macro pattern, fault simulation. Transition pattern generation to iddq pattern generation.

     

    --Diagnosis: Did I Really Do Something Wrong?
    Scan logs. How many failed patterns you need to do diagnosis? What does the values mean in fault simulation and good simulation values. Memory BIST diagnosis. LBIST diagnosis: the difficult thing. How to correlate the pattern with signature?

    --IDDQ pattern generation and Analysis: This Is Analog!?
    IDDQ analysis. How leakage current estimated. Pull up, pull down in IDDQ pattern generation. Tristate in iddq pattern generation. How to efficiently generate IDDQ pattern. Delta IDDQ. Delta IDDQ in wafer sorting.

    --DFT flows: Yes, That’s Where I Am Now
    a) SOC test: directly test big memory through MBIST, macro test embedded small memory, black box analog module, ATPG, pattern simulation, mismatch debugging, diagnosis.
    b)Full scan.
    c) Multiple identical module testing: pin sharing; xor scanouts (aliasing)
    d) Fault simulating functional pattern, ATPG.
    e) LSSD design flow.
    f) MBIST flow
    g) LBIST flow

    IEEE Testing Standards and EDA Tools: Do They Matter to Me?
    Why each tester has its own hardware language?
    IEEE 1450.1 STIL: the new trend in test language. Structure, waveform definition. (an atpg with boundary scan example)
    IEEE 1450.6 CTL

    Engineering IC Debugging: DFT Engineers Hate It
    DC conductivity. Chain tests: diagonal chain pattern. Edge adjustments. Timing factor. DC, scan debugging. AC scan debugging. IDDQ debugging. Shmooing, strobe, clock edge, power supply setup. Two dimension shmooing. Three dimension shmooing. Clock dependency. Flaky results (an example scan chain debugging). Power on order. Probe clk, probe scan-enable. Setting up trigger. Calibration. Pattern qualification, verification.

    PAN-PAC TECHNOLOGY is a consulting oriented Hi-Tech company based at Portland, Oregon, USA, the 3rd largest semiconductor center in USA. Its focused area is for IC testing consulting, ATE analysis, Formal Verification consulting, analog design consulting etc.

     

 
版權(quán)所有:上海曙海信息網(wǎng)絡(luò)科技有限公司 copyright 2000-2016
 
上海總部培訓(xùn)基地

地址:上海市云屏路1399號(hào)26#新城金郡商務(wù)樓310。
(地鐵11號(hào)線(xiàn)白銀路站2號(hào)出口旁,云屏路和白銀路交叉口)
郵編:201821
熱線(xiàn):021-51875830 32300767
傳真:021-32300767
業(yè)務(wù)手機(jī):15921673576
E-mail:officeoffice@126.com
客服QQ: shuhaipeixun

重慶培訓(xùn)基地
地址:重慶市南岸區(qū)南坪西路17號(hào)福天大廈4層
熱線(xiàn):4008699035
郵編:400060

大連培訓(xùn)基地
地址:大連市中山區(qū)中山路136號(hào)希望大廈5層
熱線(xiàn):4008699035
北京培訓(xùn)基地

地址:北京市昌平區(qū)沙河南街11號(hào)312室
(地鐵昌平線(xiàn)沙河站B出口) 郵編:102200 行走路線(xiàn):請(qǐng)點(diǎn)擊這查看
熱線(xiàn):010-51292078
傳真:010-51292078
業(yè)務(wù)手機(jī):15701686205
E-mail:qianru@51qianru.cn
客服QQ:1243285887

青島培訓(xùn)基地
地址:島市市南區(qū)延吉路111號(hào)青島賽納商務(wù)中心2層
熱線(xiàn):4008699035

寧波培訓(xùn)基地
地址:寧波市北侖區(qū)靈江路378號(hào)侖江大廈7層
熱線(xiàn):4008699035
深圳培訓(xùn)基地

地址:深圳市環(huán)觀(guān)中路28號(hào)82#201室
熱線(xiàn):4008699035
傳真:4008699035
業(yè)務(wù)手機(jī):13699831341

郵編:518001
信箱:qianru2@51qianru.cn
客服QQ:2472106501
南京培訓(xùn)基地

地址:江蘇省南京市棲霞區(qū)和燕路251號(hào)金港大廈B座2201室
(地鐵一號(hào)線(xiàn)邁皋橋站1號(hào)出口旁,近南京火車(chē)站)
熱線(xiàn):4008699035
傳真:4008699035
郵編:210046
信箱:qianru3@51qianru.cn
客服QQ:1325341129
福州培訓(xùn)基地
地址:福州市晉安區(qū)長(zhǎng)樂(lè)北路116號(hào)立洲大廈2層
熱線(xiàn):4008699035

濟(jì)南培訓(xùn)基地
地址:濟(jì)南市歷城區(qū)華信路2號(hào)歷城金融大廈9層
熱線(xiàn):4008699035

杭州培訓(xùn)基地
地址:杭州市上城區(qū)解放路138號(hào)航天通信大廈3層
熱線(xiàn):4008699035
蘇州培訓(xùn)基地
地址:蘇州市姑蘇區(qū)養(yǎng)育巷151號(hào)蘇州商務(wù)大廈6層
熱線(xiàn):4008699035
 
成都培訓(xùn)基地

地址:四川省成都市高新區(qū)中和大道一段99號(hào)領(lǐng)館區(qū)1號(hào)1-3-2903 郵編:610031
熱線(xiàn):4008699035 業(yè)務(wù)手機(jī):13540421960
客服QQ:1325341129 E-mail:qianru4@51qianru.cn
武漢培訓(xùn)基地

地址:湖北省武漢市東湖高新技術(shù)開(kāi)發(fā)區(qū)高新二路128號(hào) 佳源大廈一期A4-1-701 郵編:430022
熱線(xiàn):4008699035
客服微信:shuhaipeixun
E-mail:qianru5@51qianru.cn
廣州培訓(xùn)基地

地址:廣州市越秀區(qū)環(huán)市東路486號(hào)廣糧大廈1202室

熱線(xiàn):4008699035
傳真:4008699035

郵編:510075
信箱:qianru6@51qianru.cn
西安培訓(xùn)基地

地址:西安市南二環(huán)東段31號(hào)云峰大廈1503室

熱線(xiàn):029-86699670
業(yè)務(wù)手機(jī):18392016509
傳真:029-86699670
郵編:710054
信箱:qianru7@51qianru.cn

雙休日、節(jié)假日及晚上可致電值班電話(huà):021-51875830 值班手機(jī):15921673576/13918613812


備案號(hào):滬ICP備08026168號(hào)

.(2014年7月11)........................................................................................
在線(xiàn)客服